These Schottky-clamped TTL MSI circuits are designed to be used in high-performance memory decoding or data-routing applications requiring very short propagation delay times. In high-performance memory systems, these decoders can be used to minimize the effects of system decoding. When employed with high-speed memories utilizing a fast enable circuit, the delay times of these decoders and the enable time of the memory are usually less than the typical access time of the memory. This means that the effective system delay introduced by the Schottky-clamped system decoder is negligible.
The 'LS138, SN54S138, and SN74S138A decode one of eight lines dependent on the conditions at the three binary select inputs and the three enable inputs. Two active-low and one active-high enable inputs reduce the need for external gates or inverters when expanding. A 24-line decoder can be implemented without external inverters and a 32-line decoder requires only one inverter. An enable input can be used as a data input for demultiplexing applications.
All of these decoder/demultiplexers feature fully buffered inputs, each of which represents only one normalized load to its driving circuit. All inputs are clamped with high-performance Schottky diodes to suppress line-ringing and to simplify system design.
The SN54LS138 and SN54S138 are characterized for operation over the full military temperature range of -55°C to 125°C. The SN74LS138DR and SN74S138A are characterized for operation from 0°C to 70°C.
Designed Specifically for High-Speed:
Memory Decoders
Data Transmission Systems
3 Enable Inputs to Simplify Cascading and/or Data Reception
Schottky-Clamped for High Performance
These Schottky-clamped TTL MSI circuits are designed to be used in high-performance memory decoding or data-routing applications requiring very short propagation delay times. In high-performance memory systems, these decoders can be used to minimize the effects of system decoding. When employed with high-speed memories utilizing a fast enable circuit, the delay times of these decoders and the enable time of the memory are usually less than the typical access time of the memory. This means that the effective system delay introduced by the Schottky-clamped system decoder is negligible.
The 'LS138, SN54S138, and SN74S138A decode one of eight lines dependent on the conditions at the three binary select inputs and the three enable inputs. Two active-low and one active-high enable inputs reduce the need for external gates or inverters when expanding. A 24-line decoder can be implemented without external inverters and a 32-line decoder requires only one inverter. An enable input can be used as a data input for demultiplexing applications.
All of these decoder/demultiplexers feature fully buffered inputs, each of which represents only one normalized load to its driving circuit. All inputs are clamped with high-performance Schottky diodes to suppress line-ringing and to simplify system design.
The SN54LS138 and SN54S138 are characterized for operation over the full military temperature range of -55°C to 125°C. The SN74LS138 and SN74S138A are characterized for operation from 0°C to 70°C.
Product
Decoders / Demultiplexers
Logic Family
LS
Number of Lines (Input / Output)
3 / 8
Supply Voltage Max
5.25 V
Supply Voltage Min
4.75 V
Maximum Operating Temperature
+ 70 C
Mounting Style
SMD/SMT
Package / Case
SOIC-16
Packaging
Reel
Minimum Operating Temperature
0 C
Number of Input Lines
3
Number of Output Lines
8
Operating Temperature Range
0 C to + 70 C
Operating Voltage
4.75 V to 5.25 V
Factory Pack Quantity
2500
ModelsDescriptionOperation
SN74LS133NMOTOROLA, DIP-16Compare
SN74HC08ANLogic ICs, MITSUBISHI, DIPCompare
SN74HCT27NPHILIPS, DIP-14Compare
SN7325A424ESI-EN, QFN-24Compare
SN7328A316ESI-EN, QFN-16Compare
SN74HC07NXP, SOPCompare